我们设计中希望用 PORZ 引脚作为CPU的外部全局复位输入信号,通过板上的CPLD来对CPU复位,然后使用CPU输出的WARMRSTn信号来对板上其他外设进行复
位。但是我看芯片datasheet上有这样说明:
When power and cloWhen power and clocks to the chip are stable, PORz must be de-asserted.cks to the chip are stable, PORz must be de-asserted.
这对器件会哪些影响?会不会损坏器件?
谢谢!

Jian Zhou:
论坛上有人提出了类似问题,请参考:
http://www.deyisupport.com/question_answer/dsp_arm/sitara_arm/f/25/t/59743.aspx
在E2E上也有类似问题,我美国专家也有回答:
http://e2e.ti.com/support/arm/sitara_arm/f/791/t/333946.aspx
从字面的意思来看,这个信号是配合上电顺序的,在芯片工作稳定以后要用warmreset来触发重启。
我们也在找美国工程师最终确认这个问题。
Yaoming Qin:
这个脚做reset没问题,对芯片也没啥特别的影响。
关于reset,可以参考我们的startkit的设计。
Jian Zhou:
回复 Yaoming Qin:
您好,
请参考下今天拿到的BU的回复:
Applying a low logic level to the PWRONRSTn terminal will reset the entire AM335x device. This input should be applied as the first reset after power is applied and all supplies are valid. This will reset the device and latch the value applied to the SYSBOOT inputs which are sampled on the rising edge of PWRONRSTn. The SYSBOOT inputs determine the device boot mode.
The WARMRSTn input can be used to reset the device after PWRONRSTn has been used for the first reset, but the SYSBOOT value latched on the rising edge of PWRONRSTn is retained and the same boot mode is used when using WARMRSTn.
Regards,Paul
TI中文支持网